Citation: |
Wang Xiaoxia, Wang Zhigong. High performance power-configurable preamplifier in a high-density parallel optical receiver[J]. Journal of Semiconductors, 2012, 33(1): 015004. doi: 10.1088/1674-4926/33/1/015004
****
Wang X X, Wang Z G. High performance power-configurable preamplifier in a high-density parallel optical receiver[J]. J. Semicond., 2012, 33(1): 015004. doi: 10.1088/1674-4926/33/1/015004.
|
High performance power-configurable preamplifier in a high-density parallel optical receiver
DOI: 10.1088/1674-4926/33/1/015004
-
Abstract
A power-configurable high performance preamplifier was implemented in standard 180-nm CMOS technology for 12 × 10 Gb/s high-density ultra-high speed parallel optical communication system. With critical limitations on power consumption, area and fabrication cost, the preamplifier achieves high performance, e.g. high bandwidth, high trans-impedance gain, low noise and high stability. A novel feed-forward common gate (FCG) stage is adopted to alleviate contradictions on trans-impedance gain and bandwidth by using a low headroom consuming approach to isolate a large input capacitance and using complex pole peaking techniques to substitute inductors to achieve bandwidth extension. A multi-supply power-configurable scheme was employed to avoid wasteful power caused by a pessimistic estimation of process-voltage-temperature (PVT) variation. Two representative samples provide a trans-impedance gain of 53.9 dBΩ, a 3-dB bandwidth of 6.8 GHz, a power dissipation of 6.26 mW without power-configuration and a trans-impedance gain of 52.1 dBΩ, a 3-dB bandwidth of 8.1 GHz, a power dissipation of 6.35 mW with power-configuration, respectively. The measured average input-referred noise-current spectral density is no more than 28 pA/Hz. The chip area is only 0.08 ? 0.08 mm2. -
References
[1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] -
Proportional views