Citation: |
Shi Wanggen, Zhuang Yiqi, Li Xiaoming, Wang Xianghua, Jin Zhao, Wang Dan. Design of an ultra-low-power digital processor for passive UHF RFID tags[J]. Journal of Semiconductors, 2009, 30(4): 045004. doi: 10.1088/1674-4926/30/4/045004
****
Shi W G, Zhuang Y Q, Li X M, Wang X H, Jin Z, Wang D. Design of an ultra-low-power digital processor for passive UHF RFID tags[J]. J. Semicond., 2009, 30(4): 045004. doi: 10.1088/1674-4926/30/4/045004.
|
Design of an ultra-low-power digital processor for passive UHF RFID tags
DOI: 10.1088/1674-4926/30/4/045004
-
Abstract
A new architecture of digital processors for passive UHF radio-frequency identification tags is proposed. This architecture is based on ISO/IEC 18000-6C and targeted at ultra-low power consumption. By applying methods like system-level power management, global clock gating and low voltage implementation, the total power of the design is reduced to a few microwatts. In addition, an innovative way for the design of a true RNG is presented, which contributes to both low power and secure data transaction. The digital processor is verified by an integrated FPGA platform and implemented by the Synopsys design kit for ASIC flows. The design fits different CMOS technologies and has been taped out using the 2P4M 0.35 μm process of Chartered Semiconductor.-
Keywords:
- UHF RFID
-
References
-
Proportional views