J. Semicond. > 2010, Volume 31 > Issue 1 > 015001

SEMICONDUCTOR INTEGRATED CIRCUITS

A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology

Chen Hu, Lu Bo, Shao Ke, Xia Lingli, Huang Yumei and Hong Zhiliang

+ Author Affiliations
DOI: 10.1088/1674-4926/31/1/015001

PDF

Abstract: A 4224 MHz phase-locked loop (PLL) is implemented in 0.13 μm CMOS technology. A dynamic phase frequency detector is employed to shorten the delay reset time so as to minimize the noise introduced by the charge pump. Dynamic mismatch of charge pump is considered. By balancing the switch signals of the charge pump, a good dynamic matching characteristic is achieved. A high-speed digital frequency divider with balanced input load is also designed to improve in-band phase noise performance. The 4224 MHz PLL achieves phase noises of –94 dBc/Hz and –114.4 dBc/Hz at frequency offsets of 10 kHz and 1MHz, respectively. The integrated RMS jitter of the PLL is 0.57 ps (100 Hz to 100 MHz) and the PLL has a reference spur of –63 dB with the second order passive low pass filter.

Key words: PLL

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 4239 Times PDF downloads: 1829 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 04 August 2009 Online: Published: 01 January 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Chen Hu, Lu Bo, Shao Ke, Xia Lingli, Huang Yumei, Hong Zhiliang. A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology[J]. Journal of Semiconductors, 2010, 31(1): 015001. doi: 10.1088/1674-4926/31/1/015001 ****Chen H, Lu B, Shao K, Xia L L, Huang Y M, Hong Z L. A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology[J]. J. Semicond., 2010, 31(1): 015001. doi: 10.1088/1674-4926/31/1/015001.
      Citation:
      Chen Hu, Lu Bo, Shao Ke, Xia Lingli, Huang Yumei, Hong Zhiliang. A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology[J]. Journal of Semiconductors, 2010, 31(1): 015001. doi: 10.1088/1674-4926/31/1/015001 ****
      Chen H, Lu B, Shao K, Xia L L, Huang Y M, Hong Z L. A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology[J]. J. Semicond., 2010, 31(1): 015001. doi: 10.1088/1674-4926/31/1/015001.

      A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology

      DOI: 10.1088/1674-4926/31/1/015001
      • Received Date: 2015-08-18
      • Accepted Date: 2009-06-29
      • Revised Date: 2009-08-04
      • Published Date: 2009-12-29

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return