Citation: |
Wang Liyun, Lai Jinmei, Tong Jiarong, Tang Pushan, Chen Xing, Duan Xueyan, Chen Liguang, Wang Jian, Wang Yuan. A new FPGA architecture suitable for DSP applications[J]. Journal of Semiconductors, 2011, 32(5): 055012. doi: 10.1088/1674-4926/32/5/055012
****
Wang L Y, Lai J M, Tong J R, Tang P S, Chen X, Duan X Y, Chen L G, Wang J, Wang Y. A new FPGA architecture suitable for DSP applications[J]. J. Semicond., 2011, 32(5): 055012. doi: 10.1088/1674-4926/32/5/055012.
|
-
Abstract
A new FPGA architecture suitable for digital signal processing applications is presented. DSP modules can be inserted into FPGA conveniently with the proposed architecture, which is much faster when used in the field of digital signal processing compared with traditional FPGAs. An advanced 2-level MUX (multiplexer) is also proposed. With the added SLEEP MODE PASS to traditional 2-level MUX, static leakage is reduced. Furthermore, buffers are inserted at early returns of long lines. With this kind of buffer, the delay of the long line is improved by 9.8% while the area increases by 4.37%. The layout of this architecture has been taped out in standard 0.13 μm CMOS technology successfully. The die size is 6.3 × 4.5 mm2 with the QFP208 package. Test results show that performances of presented classical DSP cases are improved by 28.6%–302% compared with traditional FPGAs.-
Keywords:
- FPGA,
- uniform GRM structure,
- DSP modules
-
References
-
Proportional views