J. Semicond. > 2010, Volume 31 > Issue 10 > 105002

SEMICONDUCTOR INTEGRATED CIRCUITS

Short locking time and low jitter phase-locked loop based on slope charge pump control

Guo Zhongjie, Liu Youbao, Wu Longsheng, Wang Xihu and Tang Wei

+ Author Affiliations
DOI: 10.1088/1674-4926/31/10/105002

PDF

Abstract: A novel structure of a phase-locked loop (PLL) characterized by a short locking time and low jitter is presented, which is realized by generating a linear slope charge pump current dependent on monitoring the output of the phase frequency detector (PFD) to implement adaptive bandwidth control. This improved PLL is created by utilizing a fast start-up circuit and a slope current control on a conventional charge pump PLL. First, the fast start-up circuit is enabled to achieve fast pre-charging to the loop filter. Then, when the output pulse of the PFD is larger than a minimum value, the charge pump current is increased linearly by the slope current control to ensure a shorter locking time and a lower jitter. Additionally, temperature variation is attenuated with the temperature compensation in the charge pump current design. The proposed PLL has been fabricated in a kind of DSP chip based on a 0.35 μm CMOS process. Comparing the characteristics with the classical PLL, the proposed PLL shows that it can reduce the locking time by 60% with a low peak-to-peak jitter of 0.3% at a wide operation temperature range.

Key words: phase-locked looploop bandwidthphase marginphase frequency detectorslope charge pump current

  • Search

    Advanced Search >>

    GET CITATION

    shu

    Export: BibTex EndNote

    Article Metrics

    Article views: 4160 Times PDF downloads: 5561 Times Cited by: 0 Times

    History

    Received: 18 August 2015 Revised: 13 May 2010 Online: Published: 01 October 2010

    Catalog

      Email This Article

      User name:
      Email:*请输入正确邮箱
      Code:*验证码错误
      Guo Zhongjie, Liu Youbao, Wu Longsheng, Wang Xihu, Tang Wei. Short locking time and low jitter phase-locked loop based on slope charge pump control[J]. Journal of Semiconductors, 2010, 31(10): 105002. doi: 10.1088/1674-4926/31/10/105002 ****Guo Z J, Liu Y B, Wu L S, Wang X H, Tang W. Short locking time and low jitter phase-locked loop based on slope charge pump control[J]. J. Semicond., 2010, 31(10): 105002. doi:  10.1088/1674-4926/31/10/105002.
      Citation:
      Guo Zhongjie, Liu Youbao, Wu Longsheng, Wang Xihu, Tang Wei. Short locking time and low jitter phase-locked loop based on slope charge pump control[J]. Journal of Semiconductors, 2010, 31(10): 105002. doi: 10.1088/1674-4926/31/10/105002 ****
      Guo Z J, Liu Y B, Wu L S, Wang X H, Tang W. Short locking time and low jitter phase-locked loop based on slope charge pump control[J]. J. Semicond., 2010, 31(10): 105002. doi:  10.1088/1674-4926/31/10/105002.

      Short locking time and low jitter phase-locked loop based on slope charge pump control

      DOI: 10.1088/1674-4926/31/10/105002
      Funds:

      国防预研基金项目(No.51308010610)

      • Received Date: 2015-08-18
      • Accepted Date: 2010-04-15
      • Revised Date: 2010-05-13
      • Published Date: 2010-10-05

      Catalog

        /

        DownLoad:  Full-Size Img  PowerPoint
        Return
        Return