Citation: |
Tong Xingyuan, Yang Yintang, Zhu Zhangming, Sheng Wenfang. A 10-bit 200-kS/s SAR ADC IP core for a touch screen SoC[J]. Journal of Semiconductors, 2010, 31(10): 105009. doi: 10.1088/1674-4926/31/10/105009
****
Tong X Y, Yang Y T, Zhu Z M, Sheng W F. A 10-bit 200-kS/s SAR ADC IP core for a touch screen SoC[J]. J. Semicond., 2010, 31(10): 105009. doi: 10.1088/1674-4926/31/10/105009.
|
A 10-bit 200-kS/s SAR ADC IP core for a touch screen SoC
doi: 10.1088/1674-4926/31/10/105009
-
Abstract
Based on a 5 MSBs (most-significant-bits)-plus-5 LSBs (least-significant-bits) C–R hybrid D/A conversion and low-offset pseudo-differential comparison approach, with capacitor array axially symmetric layout topology and resistor string low gradient mismatch placement method, an 8-channel 10-bit 200-kS/s SAR ADC (successive-approximation-register analog-to-digital converter) IP core for a touch screen SoC (system-on-chip) is implemented in a 0.18 μm 1P5M CMOS logic process. Design considerations for the touch screen SAR ADC are included. With a 1.8 V power supply, the DNL (differential non-linearity) and INL (integral non-linearity) of this converter are measured to be about 0.32 LSB and 0.81 LSB respectively. With an input frequency of 91 kHz at 200- kS/s sampling rate, the spurious-free dynamic range and effective-number-of-bits are measured to be 63.2 dB and 9.15 bits respectively, and the power is about 136 μW. This converter occupies an area of about 0.08 mm2. The design results show that it is very suitable for touch screen SoC applications. -
References
-
Proportional views