Citation: |
Ma Rongyao, Li Zehong, Hong Xin, Zhang Bo. Carrier stored trench-gate bipolar transistor with p-floating layer[J]. Journal of Semiconductors, 2010, 31(2): 024004. doi: 10.1088/1674-4926/31/2/024004
****
Ma R Y, Li Z H, Hong X, Zhang B. Carrier stored trench-gate bipolar transistor with p-floating layer[J]. J. Semicond., 2010, 31(2): 024004. doi: 10.1088/1674-4926/31/2/024004.
|
Carrier stored trench-gate bipolar transistor with p-floating layer
DOI: 10.1088/1674-4926/31/2/024004
-
Abstract
A carrier stored trench-gate bipolar transistor (CSTBT) with a p-floating layer (PF-CSTBT) is proposed. Due to the p-floating layer, the thick and highly doped carrier stored layer can be induced, and the conductivity modulation effect will be enhanced near the emitter. The accumulation resistance and the spreading resistance are reduced. The on-state loss will be much lower than in a conventional CSTBT. With the p-floating layer, the distribution of electric fields of the conventional IGBT is reformed, and the breakdown voltage is remarkably improved. The simulation results have shown that the forward voltage drop (VCE-on) of the novel structure is reduced by 20% and 17% respectively, compared with the conventional trench IGBT (TIGBT) and CSTBT under the same conditions. Moreover, an increment of more than 100 V of the breakdown voltage is achieved without sacrificing the SCSOA (short circuit safety operation area) compared with the conventional TIGBT.-
Keywords:
- p-floating layer
-
References
-
Proportional views