Citation: |
Chen Honglei, Wu Dong, Shen Yanzhao, Xu Jun. A low power 14 bit 51.2 kS/s double-sampling extended counting ADC with a class-AB OTA[J]. Journal of Semiconductors, 2012, 33(9): 095004. doi: 10.1088/1674-4926/33/9/095004
****
Chen H L, Wu D, Shen Y Z, Xu J. A low power 14 bit 51.2 kS/s double-sampling extended counting ADC with a class-AB OTA[J]. J. Semicond., 2012, 33(9): 095004. doi: 10.1088/1674-4926/33/9/095004.
|
A low power 14 bit 51.2 kS/s double-sampling extended counting ADC with a class-AB OTA
DOI: 10.1088/1674-4926/33/9/095004
-
Abstract
A 14 bit 51.2 kS/s extended counting analog to digital converter (EC-ADC) is presented. Two techniques are utilized to reduce its power consumption. First, a double-sampling configuration based on a fully-floating bilinear integrator is proposed to reduce the clock frequency. Second, a class-AB operational transconductance amplifier (OTA) is designed to improve the power efficiency. In addition, the chopping technique is used to eliminate the OTA flicker noise effect. The proposed ADC is fabricated in 0.18 μm CMOS technology with a core area of 0.04 mm2. At a 51.2 kS/s conversion rate, it achieves a 94 dB SFDR and an 11.6 bit ENOB, while consuming only 77 μW from a 1.8 V power supply. The figure of merit is only 0.48 pJ/step.-
Keywords:
- A/D converter
-
References
[1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] -
Proportional views