 
							
						
| Citation: | 
										Zhao Xiaoying, Tong Dong, Cheng Xu. VSF: A Leakage Power Evaluation Model for CMOS Combinational Circuits[J]. Journal of Semiconductors, 2007, 28(5): 789-795. 					 
							****
				 
											Zhao X Y, Tong D, Cheng X. VSF: A Leakage Power Evaluation Model for CMOS Combinational Circuits[J]. Chin. J. Semicond., 2007, 28(5): 789.
								 | 
VSF: A Leakage Power Evaluation Model for CMOS Combinational Circuits
- 
             AbstractTwo parameters, one called the unified stacking factor (USF) and the other called the circuit virtual stacking factor (VSF), are defined based on the relationship between the transistor stacking effect and the leakage current of standard cells.A VSF-based leakage power evaluation model is then developed and used for evaluating and reducing the leakage power of CMOS combinational circuits.Experiments show that the VSF model is not needed for Hspice simulation when evaluating leakage power.For ISCAS85 benchmark circuits, satisfactory leakage power reduction can be achieved, and the optimization speed can be accelerated greatly.
- 
	                    References
- 
            Proportional views  
 
                










 
					 
           	
			
			
         
				 
				 
				 
								 DownLoad:
DownLoad: