Citation: |
Yuanfu Zhao, Hui Qin, Heping Peng, Lixin Yu. Design of high performance and radiation hardened SPARC-V8 processor[J]. Journal of Semiconductors, 2015, 36(11): 114005. doi: 10.1088/1674-4926/36/11/114005
****
Y F Zhao, H Qin, H P Peng, L X Yu. Design of high performance and radiation hardened SPARC-V8 processor[J]. J. Semicond., 2015, 36(11): 114005. doi: 10.1088/1674-4926/36/11/114005.
|
Design of high performance and radiation hardened SPARC-V8 processor
DOI: 10.1088/1674-4926/36/11/114005
More Information
-
Abstract
Design of a highly reliable SPARC-V8 processor for space applications requires consideration single-event effects including single event upsets, single event transients, single event latch-up, as well as cumulative effects such as the total ionizing dose (TID). In this paper, the fault tolerance of the SPARC-V8 processor to radiation effects is discussed in detail. The SPARC-V8 processor, fabricated in the 65 nm CMOS process, achieves a frequency of 300 MHz with a core area of 9.78×9.78 mm2, and it is demonstrated that its radiation hardened performance is suitable for operating in a space environment through the key elements' experiments, which show TID resistance to 300 krad(Si), SEL immunity to greater than 92.5 MeV·cm2/mg, and an SEU error rate of 2.51×10-4 per day. -
References
[1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] -
Proportional views