Citation: |
Yang Song, Wang Hong, Yang Zhijia. Reducing Leakage of SRAM Using Dual-Gate-Oxide-Thickness Transistors in 45nm Bulk Technology[J]. Journal of Semiconductors, 2007, 28(5): 745-749.
****
Yang S, Wang H, Yang Z J. Reducing Leakage of SRAM Using Dual-Gate-Oxide-Thickness Transistors in 45nm Bulk Technology[J]. Chin. J. Semicond., 2007, 28(5): 745.
|
Reducing Leakage of SRAM Using Dual-Gate-Oxide-Thickness Transistors in 45nm Bulk Technology
-
Abstract
This paper presents a method based on dual-gate-oxide-thickness assignment to reduce the total leakage power dissipation of SRAM in 45nm bulk technology.The proposed technique incurs neither area nor delay overhead and can improve the static noise margin.In addition,it results in a slight change in the SRAM design flow.Three novel SRAM cell configurations are proposed.Simulation results demonstrate that this technique can reduce the total leakage power dissipation of 32kb of SRAM with these configurations by more than 50%.-
Keywords:
- gate leakage current,
- SRAM,
- gate-oxide-thickness,
- SNM
-
References
-
Proportional views